

For the MOS amplifier of Fig. 7.2(a) with  $V_{DD} = 5$  V,  $V_t = 0.5$  V,  $k_n = 10$  mA/V<sup>2</sup>, and  $R_D = 20$  k $\Omega$ , determine the coordinates of the active region segment (AB) of the VTC.



Cut-off/saturation boundary (A) is  
where 
$$v_{GS} = V_t = 0.5 \text{V}$$
  
 $v_{DS} = 5 \text{V} = V_{DD}$ 

saturation /triode boundary (B) is where

$$V_{GS\_B} := V_t + \frac{\sqrt{2 \cdot k_n R_D \cdot V_{DD} + 1} - 1}{k_n \cdot R_D} = 0.719V$$

$$V_{DS\_B} := V_{GS\_B} - V_t = 0.219 V$$

Consider the amplifier of Fig. 7.4(a) for the case  $V_{DD} = 5 \text{ V}$ ,  $R_D = 24 \text{ k}\Omega$ ,  $k'_n(W/L) = 1 \text{ mA/V}^2$ , and  $V_t = 1 \text{ V}$ .

- (a) Find the coordinates of the two end points of the saturation-region segment of the amplifier transfer characteristic, that is, points A and B on the sketch of Fig 7.4(b).
- (b) If the amplifier is biased to operate with an overdrive voltage  $V_{OV}$  of 0.5 V, find the coordinates of the bias point Q on the transfer characteristic. Also, find the value of  $I_D$  and of the incremental gain Av at the bias point.
- (c) For the situation in (b), and disregarding the distortion caused by the MOSFET's square-law characteristic, what is the largest amplitude of a sine-wave voltage signal that can be applied at the input while the transistor remains in saturation? What is the amplitude of the output voltage signal that results? What gain value does the combination of these amplitudes imply? By what percentage is this gain value different from the incremental gain value calculated above? Why is there a difference?

Consider the amplifier of Fig. 7.4(a) for the case  $V_{DD} = 5$  V,  $R_D = 24$  k $\Omega$ ,  $k_n$  '(W/L) = 1 mA/V<sup>2</sup>, and  $V_t = 1$  V.

(a) Find the coordinates of the two end points of the saturation-region segment of the amplifier transfer characteristic, that is, points A and B on the sketch of Fig 7.4(b).



Cut-off /saturation boundary (A) is where

$$v_{GS} = V_t = 1V$$

$$v_{DS} = 5V = V_{DD}$$

saturation /triode boundary (B) is where

$$V_{GS\_B} := V_t + \frac{\sqrt{2 \cdot k_n R_D \cdot V_{DD} + 1} - 1}{k_n \cdot R_D} = 1.605 V$$

$$V_{DS}$$
  $_B := V_{GS}$   $_B - V_t = 0.605$   $V$ 

Consider the amplifier of Fig. 7.4(a) for the case  $V_{DD} = 5 \text{ V}$ ,  $R_D = 24 \text{ k}\Omega$ ,  $k_n'(W/L) = 1 \text{ mA/V}^2$ , and  $V_t = 1 \text{ V}$ .

(b) If the amplifier is biased to operate with an overdrive voltage  $V_{OV}$  of 0.5 V, find the coordinates of the bias point Q on the transfer characteristic. Also, find the value of  $I_D$  and of the incremental gain Av at the bias point.

$$V_{GS} = V_t + V_{OV} = 1.5V$$

$$I_D := \frac{1}{2} k_n \cdot V_{OV}^2 = 0.125 \ mA$$

$$V_{DS} = V_{DD} - I_D R_D = 2.0 \text{V}$$

$$A_{v} = -k_{n}(V_{GS} - V_{t})R_{D}$$

$$A_{v} := -k_{n} \cdot V_{OV} \cdot R_{D} = -12 \frac{V}{V}$$

Consider the amplifier of Fig. 7.4(a) for the case  $V_{DD} = 5 \text{ V}$ ,  $R_D = 24 \text{ k}\Omega$ ,  $k_n'(W/L) = 1 \text{ mA/V}^2$ , and  $V_t = 1 \text{ V}$ .



(b)

(c) For the situation in (b), and disregarding the distortion caused by the MOSFET's square-law characteristic, what is the largest amplitude of a sine-wave voltage signal that can be applied at the input while the transistor remains in saturation? What is the amplitude of the output voltage signal that results? What gain value does the combination of these amplitudes imply? By what percentage is this gain value different from the incremental gain value calculated above? Why is there a difference?

Max input: 1.61V - 1.5V = 0.11V

Max output (at Vin = 1.61V): 2V - 0.61V = 1.39V

Min output (at Vin = 1.39V): 3.175V - 2V = 1.175V

Gain = (1.39+1.175)/(0.22) =11.66 V/V % different = 2.8%

Various measurements are made on an NMOS amplifier for which the drain resistor  $R_D$  is 20 k $\Omega$ . First, dc measurements show the voltage across the drain resistor,  $V_{RD}$ , to be 1.5 V and the gate-to-source bias voltage to be 0.7 V. Then, ac measurements with small signals show the voltage gain to be -10 V/V. What is the value of  $V_t$  for this transistor? If the process transconductance parameter  $k_n'$  is  $200 \,\mu\text{A/V}^2$ , what is the MOSFET's W/L?



A BJT amplifier circuit such as that in Fig. 7.6 is operated with  $V_{CC} = +5$  V and is biased at  $V_{CE} = +1$  V. Find the voltage gain, the maximum allowed output negative swing without the transistor entering saturation, and the corresponding maximum input signal permitted.



input signal permitted.

$$A_{v} = -\frac{I_{C}R_{C}}{V_{T}} = -\frac{V_{CC}-V_{CE}}{V_{T}} = -\frac{4V}{0.025V} = -160\frac{V}{V}$$

The transistor enters saturation when  $v_{CE} \le 0.3$  V, the same statement of the same statement is a signal of the same statement of the same statement in the same statement of the same statement is a same statement of the same statem

The transistor enters saturation when  $v_{CE} \le 0.3$  V, thus the maximum allowable output voltage swing is 1 - 0.3 = 0.7 V. The corresponding maximum input signal permitted is

$$\hat{v}_{be} = \frac{\hat{v}_{ce}}{A_{v}} = \frac{0.7 \text{V}}{160 \frac{\text{V}}{\text{V}}} = 4.4 \text{mV}$$

When the amplifier circuit of Fig. 7.6 is biased with a certain  $V_{BE}$ , the dc voltage at the collector is found to be +2 V. For  $V_{CC}$  = +5 V and  $R_C$  = 1 k $\Omega$ , find  $I_C$  and the small-signal voltage gain. For a change  $\Delta v_{BE}$  = +5 mV, calculate the resulting  $\Delta v_O$ . Calculate it two ways: by using the transistor exponential characteristic  $\Delta i_C$ , and approximately, using the small-signal voltage gain. Repeat for  $\Delta v_{BE}$  = -5 mV. Summarize your results in a table.

 $I_{C} = \frac{V_{CC} - V_{CE}}{R_{C}} = \frac{5V - 2V}{1k\Omega} = 3\text{mA}$   $A_{V} = -\frac{I_{C}R_{C}}{V_{T}} = -\frac{V_{CC} - V_{CE}}{V_{T}} = -\frac{3V}{0.025V} = -120\frac{V}{V}$   $\Delta v_{BE} = +5 \text{ mV}$   $\frac{I_{C2}}{I_{C1}} = e^{(V_{2} - V_{1})/V_{T}} = e^{5\text{mV}/25\text{mV}} = 1.22 \Rightarrow \Delta i_{C} = 0.22I_{C} = 0.66\text{mA}$   $\Delta v_{O} = -\Delta i_{C}R_{C} = -0.66\text{mA} \left(1k\Omega\right) = -0.66V$   $\Delta v_{O} = A_{V} \times \Delta v_{BE} = -120\frac{V}{V} \left(5\text{mV}\right) = -0.60V$ 

When the amplifier circuit of Fig. 7.6 is biased with a certain  $V_{BE}$ , the dc voltage at the collector is found to be +2 V. For  $V_{CC}$  = +5 V and  $R_C$  = 1 k $\Omega$ , find  $I_C$  and the small-signal voltage gain. For a change  $\Delta v_{BE}$  = +5 mV, calculate the resulting  $\Delta v_O$ . Calculate it two ways: by using the transistor exponential characteristic  $\Delta i_C$ , and approximately, using the small-signal voltage gain. Repeat for  $\Delta v_{BE}$  = -5 mV. Summarize your results in a table.



$$\Delta v_{BE} = -5 \text{ mV}$$

$$\frac{I_{C2}}{I_{C1}} = e^{(V_2 - V_1)/V_T} = e^{-5 \text{mV}/25 \text{mV}} = 0.82 \Rightarrow \Delta i_C = -0.18I_C = 0.54 \text{mA}$$

$$\Delta v_O = -\Delta i_C R_C = 0.54 \text{mA} \left(1 \text{k}\Omega\right) = 0.54 \text{V}$$

$$\Delta v_O = A_v \times \Delta v_{BE} = -120 \frac{\text{V}}{\text{V}} \left(-5 \text{mV}\right) = 0.60 \text{V}$$

| $\Delta v_{BE}$ | $\Delta v_O$ (linear) | $\Delta v_o$ (exponential) |
|-----------------|-----------------------|----------------------------|
| +5mV            | -0.6V                 | -0.66V                     |
| -5mV            | 0.6V                  | 0.54V                      |